|                                                                                               | QUADRUPLE DIFFERENTIAL LINE RECEI<br>WITH 3-STATE OUTP<br>SLLS097C – JUNE 1980 – REVISED FEBRUAR |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| <ul> <li>Meets or Exceeds the Requirements of<br/>ANSI Standards EIA/TIA-422-B and</li> </ul> | D, N, OR NS PACKAGE<br>(TOP VIEW)                                                                |
| EIA/TIA-423-B and ITU Recommendations<br>V.10 and V.11                                        |                                                                                                  |
| <ul> <li>3-State, TTL-Compatible Outputs</li> <li>East Transition Times</li> </ul>            | 1A [] 2 15 [] 4B<br>1Y [] 3 14 [] 4A                                                             |
| <ul> <li>Past transition times</li> <li>Operates From Single 5-V Supply</li> </ul>            | 1,2EN [] 4 13 [] 4Y<br>2Y [] 5 12 [] 3,4EN                                                       |
| <ul> <li>Designed to Be Interchangeable With<br/>Motorola™ MC3486</li> </ul>                  | 2A [] 6 11 [] 3Y<br>2B [] 7 10 [] 3A                                                             |
|                                                                                               | GND 🛛 8 9 🗍 3B                                                                                   |

#### description

The MC3486 is a monolithic quadruple differential line receiver designed to meet the specifications of ANSI Standards TIA/EIA-422-B and TIA/EIA-423-B and ITU Recommendations V.10 and V.11. The MC3486 offers four independent differential-input line receivers that have TTL-compatible outputs. The outputs utilize 3-state circuitry to provide a high-impedance state at any output when the appropriate output enable is at a low logic level.

The MC3486 is designed for optimum performance when used with the MC3487 quadruple differential line driver. It is supplied in a 16-pin package and operates from a single 5-V supply.

The MC3486 is characterized for operation from 0°C to 70°C.

|             | PACKAGED DEVICES                    |                       |  |  |  |  |
|-------------|-------------------------------------|-----------------------|--|--|--|--|
| TA          | PLASTIC<br>SMALL OUTLINE<br>(D, NS) | PLASTIC<br>DIP<br>(N) |  |  |  |  |
| 0°C to 70°C | MC3486D<br>MC3486NS                 | MC3486N               |  |  |  |  |

AVAILABLE OPTIONS

The D package is available taped and reeled. Add the suffix R to the device type (e.g., MC3486DR). The NS package is only available taped and reeled.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Motorola is a trademark of Motorola, Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated

MC3486

2002

SLLS097C - JUNE 1980 - REVISED FEBRUARY 2002

#### **FUNCTION TABLE** (oach rocoivor)

| (each receiver)                                         |        |             |  |  |  |  |
|---------------------------------------------------------|--------|-------------|--|--|--|--|
| DIFFERENTIAL INPUTS<br>A-B                              | ENABLE | OUTPUT<br>Y |  |  |  |  |
| $V_{ID} \le 0.2 V$                                      | н      | Н           |  |  |  |  |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | н      | ?           |  |  |  |  |
| $V_{ID} \leq -0.2 V$                                    | н      | L           |  |  |  |  |
| Irrelevant                                              | L      | Z           |  |  |  |  |
| Open                                                    | н      | ?           |  |  |  |  |

H = high level, L = low level, Z = high impedance (off),? = indeterminate

### logic diagram (positive logic)



### schematics of inputs and outputs





SLLS097C - JUNE 1980 - REVISED FEBRUARY 2002

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                     | 8 V            |
|------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub> (A or B inputs)                    | ±15 V          |
| Differential input voltage, VID (see Note 2)                     | ±25 V          |
| Enable input voltage                                             |                |
| Low-level output current, I <sub>OI</sub>                        | 50 mA          |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): D package | 73°C/W         |
| N package                                                        | 67°C/W         |
| NS package                                                       | 67°C/W         |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds     | 260°C          |
| Storage temperature range, T <sub>stg</sub>                      | –65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential-input voltage, are with respect to network ground terminal.

2. Differential-input voltage is measured at the noninverting input with respect to the corresponding inverting input.

3. The package thermal impedance is calculated in accordance with JESD 51-7.

### recommended operating conditions

|     |                                 | MIN  | NOM | MAX  | UNIT |
|-----|---------------------------------|------|-----|------|------|
| VCC | Supply voltage                  | 4.75 | 5   | 5.25 | V    |
| VIC | Common-mode input voltage       |      |     | ±7   | V    |
| VID | Differential input voltage      |      |     | ±6   | V    |
| VIH | High-level enable input voltage | 2    |     |      | V    |
| VIL | Low-level enable input voltage  |      |     | 0.8  | V    |
| TA  | Operating free-air temperature  | 0    |     | 70   | °C   |



SLLS097C - JUNE 1980 - REVISED FEBRUARY 2002

### electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                                                  | TEST CONDITIONS                                               | 5                     | MIN   | MAX   | UNIT |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------|-----------------------|-------|-------|------|
| VIT+            | Differential input high-threshold voltage                  | $V_{O} = 2.7 V$ , $I_{O} = -0.4 mA$                           |                       |       | 0.2   | V    |
| $V_{IT-}$       | Differential input low-threshold voltage                   | $V_{O} = 0.5 V$ , $I_{O} = -8 mA$                             |                       | -0.2† |       | V    |
| VIK             | Enable-input clamp voltage                                 | I <sub>I</sub> = -10 mA                                       |                       |       | -1.5  | V    |
| Vон             | High-level output voltage                                  | $V_{ID} = 0.4$ V, $I_O = -0.4$ mA, See Note 4 and Figure 1    |                       | 2.7   |       | V    |
| VOL             | Low-level output voltage                                   | $V_{ID} = -0.4 V$ , $I_O = 8 mA$ ,<br>See Note 4 and Figure 1 |                       |       | 0.5   | V    |
|                 | $V_{IL} = 0.8 \text{ V},  V_{ID} = -3 \text{ V},  V_{O} =$ | V <sub>O</sub> = 2.7 V                                        |                       | 40    |       |      |
| 'OZ             | nigh-impedance-state output current                        | $V_{IL} = 0.8 V$ , $V_{ID} = 3 V$ ,                           | $V_{O} = 0.5 V$       |       | -40   | μΑ   |
|                 |                                                            | V <sub>CC</sub> = 0 V or 5.25 V,<br>Other inputs at 0 V       | $V_{I} = -10 V$       |       | -3.25 |      |
| 1.0             | Differential-input bias current                            |                                                               | V <sub>I</sub> = -3 V |       | -1.5  | mA   |
| чв              | Differential-input bias current                            |                                                               | V <sub>I</sub> = 3 V  |       | 1.5   | IIIA |
|                 |                                                            |                                                               | V <sub>I</sub> = 10 V |       | 3.25  |      |
| I               | High lovel enable input current                            | V <sub>I</sub> = 5.25 V                                       |                       |       | 100   |      |
| ЧН              |                                                            | VI = 2.7 V                                                    |                       |       | 20    | μΑ   |
| ۱ <sub>IL</sub> | Low-level enable input current                             | $V_{I} = -0.5 V$                                              |                       |       | -100  | μΑ   |
| los             | Short-circuit output current                               | $V_{\text{ID}} = 3 V, \qquad V_{\text{O}} = 0,$               | See Note 5            | -15   | -100  | mA   |
| ICC             | Supply current                                             | V <sub>IL</sub> = 0                                           |                       |       | 85    | mA   |

<sup>†</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet for threshold voltages only.

NOTES: 4. Refer to ANSI Standards TIA/EIA-422-B and TIA/EIA-423-B for exact conditions.

5. Only one output should be shorted at a time.

### switching characteristics, V<sub>CC</sub> = 5 V, C<sub>L</sub> = 15 pF, T<sub>A</sub> = 25°C

|                  | PARAMETER                                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output |                 |     | 28  | 35  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output | See Figure 2    |     | 27  | 30  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  | See Figure 3    |     | 13  | 30  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   |                 |     | 20  | 30  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level               |                 |     | 26  | 35  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                |                 |     | 27  | 35  | ns   |



SLLS097C - JUNE 1980 - REVISED FEBRUARY 2002

### PARAMETER MEASUREMENT INFORMATION



Figure 1. VOH, VOL



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>r</sub>  $\leq$  6 ns,  $t_f \le 6 \text{ ns.}$ 
  - B. CL includes probe and stray capacitance.

#### **Figure 2. Test Circuit and Voltage Waveforms**



SLLS097C - JUNE 1980 - REVISED FEBRUARY 2002



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns.

- B. CL includes probe and stray capacitance.
- C. All diodes are 1N916 or equivalent.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated